TSMC
TSMC's 3D-stacked system-on-integrated chips (SoIC) advanced packaging technologies is set to evolve rapidly. In a presentation at the company's recent technology symposium, TSMC outlined a roadmap that will take the technology from a current bump pitch of 9μm all the way down to a 3μm pitch by 2027, stacking together combinations of A16 and N2 dies. TSMC has a number of advanced packaging technologies, including 2.5D CoWoS and 2.5D/3D InFO. Perhaps the most intriguing (and complex) method is their 3D-stacked system-on-integrated chips (SoIC) technology, which is TSMC's implementation of hybrid wafer bonding. Hybrid bonding allows two advanced logic devices to be stacked directly on top of each other, allowing for ultra-dense (and ultra-short) connections between the two chips, and is primarily aimed at high performance...
Hot Chips 31 Live Blogs: Intel Spring Crest NNP-T on 16nm TSMC
Intel is showing us some of the design features of its new ML training product, Spring Crest.
4 by Dr. Ian Cutress on 8/19/2019TSMC Announces Performance-Enhanced 7nm & 5nm Process Technologies
TSMC has quietly introduced a performance-enhanced version of its 7 nm DUV (N7) and 5 nm EUV (N5) manufacturing process. The company’s N7P and N5P technologies are designed for...
36 by Anton Shilov on 7/30/2019TSMC: 3nm EUV Development Progress Going Well, Early Customers Engaged
Development of new fabrication technologies never stops at leading-edge companies such as TSMC. Therefore, it is not surprising to hear the annoucement that development of TSMC’s 3nm node is...
76 by Anton Shilov on 7/23/2019TSMC: Most 7nm Clients Will Transition to 6nm
In this week's quarterly earnings conference call, TSMC’s revealed that the company expects most of its 7nm "N7" process customers to eventually transition to its forthcoming 6nm "N6" manufacturing...
39 by Anton Shilov on 5/1/2019TSMC: No Plans to Buy Rivals at The Moment
Although TSMC expects demand for chips to increase going forward and despite an ongoing trend towards consolidation on the foundry market, the company has commented that it currently has...
4 by Anton Shilov on 4/22/2019TSMC Reveals 6 nm Process Technology: 7 nm with Higher Transistor Density
TSMC this week unveiled its new 6 nm (CLN6FF, N6) manufacturing technology, which is set to deliver a considerably higher transistor density when compared to the company's 7 nm...
23 by Anton Shilov on 4/17/2019TSMC’s 5nm EUV Making Progress: PDK, DRM, EDA Tools, 3rd Party IP Ready
TSMC this week has said that it has completed development of tools required for design of SoCs that are made using its 5 nm (CLN5FF, N5) fabrication technology. The...
33 by Anton Shilov on 4/5/2019TSMC’s Fab 14B Photoresist Material Incident: $550 Million in Lost Revenue
TSMC on Friday revealed more details regarding an incident with a photoresist material at its Fab 14B earlier this year. The contaminated chemical damaged wafers on TSMC’s 12 nm...
29 by Anton Shilov on 2/20/2019TSMC Chip Yields Hit By Bad Chemical Batch
TSMC on Monday said that some of the wafers it has processed recently have lower yields because of a chemical it uses during production. The company began investigation and...
28 by Anton Shilov on 1/29/2019ASML to Ship 30 EUV Scanners in 2019: Faster EUV Tools Coming
ASML said last week that it planned to ship 30 extreme ultraviolet scanners in 2019, up significantly from 2018. The plan is not surprising, as demand for EUV lithography...
17 by Anton Shilov on 1/28/2019TSMC: 7nm Now Biggest Share of Revenue
As process node technology gets ever more complex, it costs big dollars to develop and then building chips on the process is also a very costly process. The big...
44 by Ian Cutress on 1/17/2019TSMC: First 7nm EUV Chips Taped Out, 5nm Risk Production in Q2 2019
Last week, TSMC made two important announcements concerning its progress with extreme ultraviolet lithography (EUVL). First up, the company has successfully taped out its first customer chip using its...
50 by Anton Shilov on 10/9/2018AMD's 7nm CPUs & GPUs To Be Fabbed by TSMC, on Track for 2018 - 2019
With the announcement that its long-time manufacturing partner (and outright former fab) GlobalFoundries is dropping out of the race for bleeding-edge manufacturing nodes, the second big question of the...
28 by Ryan Smith & Anton Shilov on 8/27/2018TSMC: Outbreak of Malware That Triggered Delays & Losses Caused by Software for New Tool
TSMC announced this week that it suffered a computer malware outbreak, resulting in a roughly 3 day outage for parts of the fab while systems were restored. As a...
42 by Anton Shilov on 8/9/2018AMD “Rome” EPYC CPUs to Be Fabbed By TSMC
Along with AMD’s epic quarterly results that were announced yesterday afternoon, there was also an interesting nugget buried in the earnings call for the results. We’ve known for some...
32 by Ryan Smith on 7/26/2018TSMC Details 5 nm Process Tech: Aggressive Scaling, But Thin Power and Performance Gains
At a special event last week, TSMC announced the first details about its 5 nm manufacturing technology that it plans to use sometime in 2020. CLN5 will be the...
10 by Anton Shilov on 5/8/2018Cadence and Micron Demo DDR5-4400 IMC and Memory, Due in 2019
Cadence this week introduced the industry’s first IP interface in silicon for the current provisional DDR5 specification developed by JEDEC. Cadence’s IP and test chip us fabricated using TSMC’s...
31 by Anton Shilov on 5/3/2018TSMC Kicks Off Volume Production of 7nm Chips
TSMC last week announced that it had started high volume production (HVM) of chips using their first-gen 7 nm (CLN7FF) process technology. The contract maker of semiconductors says it...
63 by Anton Shilov on 4/24/2018Xilinx Announces Project Everest: The 7nm FPGA SoC Hybrid
This week Xilinx is making public its latest internal project for the next era of specialized computing. The new product line, called Project Everest in the interim, is based...
16 by Ian Cutress on 3/19/2018TSMC Starts to Build Fab 18: 5 nm, Volume Production in Early 2020
TSMC last week held a groundbreaking ceremony for its Fab 18 phase 1 production facility. The fab will produce chips using TSMC’s 5 nm process starting from early 2020...
27 by Anton Shilov on 1/31/2018